久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区

以文本方式查看主題

-  曙海教育集團論壇  (http://m.rfoamep.cn/bbs/index.asp)
--  FPGA初中級  (http://m.rfoamep.cn/bbs/list.asp?boardid=25)
----  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  (http://m.rfoamep.cn/bbs/dispbbs.asp?boardid=25&id=2769)

--  作者:wangxinxin
--  發布時間:2010-12-19 11:38:05
--  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa
Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \\30px \\use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray\'s long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\\Design  <P style=\\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \\This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
国产精品美女一区二区| 日韩欧美国产精品| 久久精品一二三区| 国产精品国产精品国产专区不卡| 91视频www| 国产欧美欧洲| 欧美精品一区二区三区在线四季| 欧美二区在线| 色一情一乱一乱一91av| 欧洲一区在线电影| 欧美xingq一区二区| 久久久av毛片精品| 17c精品麻豆一区二区免费| 亚洲精品中文在线影院| 亚洲一本大道在线| 日本中文字幕一区二区有限公司| 国内精品伊人久久久久av一坑| 国产91综合网| 久久国产精品-国产精品| 一本色道久久综合亚洲91| 日韩色视频在线观看| 国产欧美日韩另类一区| 亚洲成人免费看| 国产成人精品一区二区三区四区| 成人区精品一区二区| 亚洲v国产v| 日韩欧美国产高清| 亚洲精品亚洲人成人网| 久久精品国产在热久久| 5g国产欧美日韩视频| 亚洲午夜精品久久| 精品福利视频一区二区三区| 亚洲视频资源在线| 精品一区二区三区免费播放| 国产日韩久久| 欧美日免费三级在线| 国产精品久久久久一区二区三区 | 波多野结衣一区二区三区在线观看| 蜜桃麻豆91| 91精品国产欧美一区二区18| 亚洲欧美影音先锋| 国产在线精品免费| 免费精品视频一区| 日韩午夜在线观看| 亚洲高清免费观看 | 亚洲国产一区二区视频| 成人性生交大片| 亚洲图片欧洲图片日韩av| 亚洲精品一区二区三区香蕉| 午夜视频一区二区| 成人在线视频网址| 欧美色综合天天久久综合精品| 国产精品入口麻豆原神| 国产一区二区精品久久91| 欧美亚洲国产免费| 久久久青草青青国产亚洲免观| 久久精品国产精品青草| 日本免费一区二区三区| xnxx国产精品| 国产一区二区在线观看免费 | 精品国产乱码91久久久久久网站| 亚洲超碰97人人做人人爱| 成人免费91在线看| 欧美一区二区精品在线| 奇米精品一区二区三区在线观看一| 国产一区二区三区无遮挡| 欧美白人最猛性xxxxx69交| 久久精品国产免费| 一区二区冒白浆视频| 国产精品美女一区二区三区| 99久久er热在这里只有精品15| 欧美男女性生活在线直播观看| 亚洲成a人v欧美综合天堂| 精品视频第一区| 国产亚洲综合色| av不卡在线观看| 日韩免费观看2025年上映的电影| 青草国产精品久久久久久| 手机成人在线| 奇米在线7777在线精品 | 国产精品一区二区你懂的| 亚洲国产成人av| 国产伦精品一区二区三区免| 日韩美一区二区三区| 久久99久久99精品免视看婷婷| 日韩中文不卡| 亚洲精品老司机| 久久精品aaaaaa毛片| 中文字幕不卡一区| 成人h在线播放| 国产日韩精品一区二区三区在线| 99久久精品99国产精品| 欧美精品一区二区三区蜜桃视频| 国产不卡高清在线观看视频| 91精品国产综合久久久久| 国产一区二区三区| 91麻豆精品国产91久久久| 国产剧情一区在线| 日韩午夜激情免费电影| 成人高清视频在线观看| 精品少妇一区二区三区视频免付费| 国产精品亚洲专一区二区三区| 91精品国产入口| a在线播放不卡| 久久欧美一区二区| 国产91精品一区二区绿帽| 国产精品国产三级国产aⅴ中文| 电影午夜精品一区二区三区| 国产精品色眯眯| 欧美性大战久久久久| 亚洲福利视频导航| 色噜噜狠狠色综合中国| 美脚の诱脚舐め脚责91 | 精品sm捆绑视频| 成人自拍视频网站| 亚洲乱码国产乱码精品精可以看 | 91在线国产观看| 国产欧美一区二区精品性色超碰| 成人欧美一区二区三区在线观看| 日韩一区中文字幕| 亚洲精品国产精品国自产观看| 秋霞电影一区二区| 欧美精品乱码久久久久久按摩| 成人激情视频网站| 国产精品麻豆久久久| 亚洲va韩国va欧美va精四季| 青青草91视频| 精品少妇一区二区三区| 国产精品一级久久久| 天天色图综合网| 精品福利视频一区二区三区| 欧洲亚洲一区二区| 激情久久久久久久久久久久久久久久| 欧美成人a∨高清免费观看| 国产亚洲精品久久飘花| 日韩影视精彩在线| 久久综合999| 亚洲精品国产精品久久| 成人一级黄色片| 亚洲一区二区av电影| 欧美一区二区三区系列电影| 久久久久久九九九九| 国产最新精品精品你懂的| 国产日本亚洲高清| 在线观看网站黄不卡| 999久久久| 日韩精品91亚洲二区在线观看| 日韩欧美国产系列| 亚洲高清资源综合久久精品| 东方aⅴ免费观看久久av| 亚洲精品国产成人久久av盗摄| 欧美日本一区二区在线观看| 国产中文一区二区| 国产裸体歌舞团一区二区| 中文字幕亚洲一区二区av在线| 欧美无砖专区一中文字| 精品一区二区国产| 国产电影一区二区三区| 亚洲一区视频在线观看视频| 日韩电影在线免费看| 精品久久久久香蕉网| 亚洲精品免费在线看| 成人av网站在线| 日日夜夜精品视频天天综合网| 久久视频一区二区| 色成人在线视频| 久久精品magnetxturnbtih| 春色校园综合激情亚洲| 午夜免费久久看| 日本一区二区免费在线| 在线不卡中文字幕播放| 日韩一本精品| 成人欧美一区二区三区在线观看 | 六月婷婷久久| av影院午夜一区| 麻豆成人av在线| 一区二区三区欧美激情| 国产午夜精品久久久久久免费视 | 中文字幕的久久| 日韩久久免费av| 欧美亚洲动漫另类| 午夜精品区一区二区三| 国产在线一区二区三区播放| 成人白浆超碰人人人人| 精品一区二区三区在线观看| 亚洲高清视频中文字幕| 亚洲图片激情小说| 国产清纯白嫩初高生在线观看91 | 国产精品18久久久| 蜜臀va亚洲va欧美va天堂| 一区二区三区四区不卡在线| 欧美激情中文不卡| 日韩欧美国产1| 欧美日韩国产大片| 在线亚洲精品福利网址导航| 日韩欧美一区二区视频在线播放 | 欧美成人bangbros| 欧美一卡2卡3卡4卡| 欧美日本在线播放| 欧美日韩美少妇|