久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区


曙海教育集團(tuán)論壇FPGA專區(qū)FPGA初中級 → p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa


  共有13380人關(guān)注過本帖樹形打印

主題:p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa

美女呀,離線,留言給我吧!
wangxinxin
  1樓 個性首頁 | 博客 | 信息 | 搜索 | 郵箱 | 主頁 | UC


加好友 發(fā)短信
等級:青蜂俠 帖子:1393 積分:14038 威望:0 精華:0 注冊:2010-11-12 11:08:23
p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  發(fā)帖心情 Post By:2010-12-19 11:38:05

Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \30px \use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray's long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\Design  <P style=\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem

支持(0中立(0反對(0單帖管理 | 引用 | 回復(fù) 回到頂部
總數(shù) 35 1 2 3 4 下一頁

返回版面帖子列表

p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa








簽名
久久精品在这里_成人99免费视频_国产激情视频一区二区在线观看_国产伦精品一区二区三区免费 _亚洲午夜免费福利视频_色狠狠色狠狠综合_av在线综合网_91毛片在线观看_欧美视频一区二区在线观看_极品美女销魂一区二区三区免费_国产亚洲欧美激情_在线免费观看不卡av_日韩不卡一区二区三区_91精品国产麻豆国产自产在线_亚洲国产精品一区二区久久恐怖片_a4yy欧美一区二区三区
免费成人你懂的| 天堂蜜桃91精品| 999在线观看免费大全电视剧| 亚洲一区二区三区精品在线| 国产欧美一区二区三区沐欲| 久久久久国产成人精品亚洲午夜| 久久这里只有精品视频网| 日韩精品一区二区三区四区| 久久久一区二区三区| 国产日韩欧美a| 中文字幕中文在线不卡住| 亚洲精品视频免费看| 香蕉加勒比综合久久| 久久精品久久久精品美女| 国产一区二区三区在线观看精品| 国产成人综合视频| 91美女福利视频| 国产日韩一区二区三区| 日本免费高清一区| 色八戒一区二区三区| 777奇米成人网| 欧美国产综合色视频| 樱桃国产成人精品视频| 日韩精品每日更新| 狠狠色丁香久久婷婷综合丁香| 国产91色综合久久免费分享| 91福利入口| 日韩国产精品一区二区| 在线观看av不卡| 久久综合久久综合久久| 亚洲精品免费在线观看| 蜜桃一区二区三区在线观看| 99久久精品国产一区二区三区| 久久精品国产精品国产精品污| 色视频成人在线观看免| 欧美成人精品二区三区99精品| 中文字幕亚洲电影| 美女视频网站黄色亚洲| 91色在线porny| 在线观看福利一区| 精品久久一二三区| 亚洲精品乱码久久久久久久久| 蜜臀久久99精品久久久久久9| 91久久极品少妇xxxxⅹ软件| 综合国产精品久久久| 日韩一区二区三区视频| 亚洲男人电影天堂| 国产成人综合自拍| 亚洲成人网上| 久久先锋影音av| 免费成人在线影院| 国产精品久久久久久久小唯西川 | 精品综合久久久久久8888| 91麻豆精品视频| 在线观看av不卡| 亚洲乱码日产精品bd| 成年人国产精品| 欧美亚洲尤物久久| 亚洲欧美精品午睡沙发| 不卡视频在线观看| 在线一区二区三区四区| 中文字幕一区二区三区不卡| 国产精品一二三| 色婷婷综合在线| 亚洲欧美区自拍先锋| 波多野结衣的一区二区三区| 91成人在线精品| 亚洲激情图片qvod| 超碰97在线人人| 欧美一区二区精品| 青青草成人在线观看| 欧美日韩国产综合视频在线| 欧美大片一区二区三区| 久久99精品国产91久久来源| 日韩精品久久一区| 18涩涩午夜精品.www| 91免费在线看| 欧美一级久久久久久久大片| 日韩成人免费看| 日韩hmxxxx| 亚洲免费观看在线观看| 成人动漫视频在线观看免费| 日韩一区二区电影网| 久久成人免费网站| 日本福利一区二区| 日韩精品久久久久久| 色老汉av一区二区三区| 天涯成人国产亚洲精品一区av| 欧美午夜精品久久久久久蜜| 亚洲激情av在线| 日韩免费电影一区二区| 亚洲综合丝袜美腿| 日韩三级电影| 午夜精品久久久久久久| 三区精品视频观看| 亚洲第一激情av| 亚洲图片都市激情| 日韩av在线播放中文字幕| 亚洲一区二区三区涩| 午夜久久电影网| 色哦色哦哦色天天综合| 日本在线观看不卡视频| 在线精品日韩| 美日韩一区二区| 欧美裸体bbwbbwbbw| 国产精品一区二区黑丝| 日韩一区二区三区视频| voyeur盗摄精品| 国产精品国产自产拍高清av王其 | 亚洲一卡二卡三卡四卡| 热re99久久精品国99热蜜月| 亚洲一区在线观看免费| 亚洲一区二区三区加勒比| 天堂久久久久va久久久久| 正在播放91九色| 激情伊人五月天久久综合| 正在播放亚洲一区| 成人性生交大合| 日本一区二区视频在线观看| 久久久综合亚洲91久久98| 一区二区三区日韩欧美精品| 一本一道久久久a久久久精品91| 日本欧美在线观看| 欧美一区二区不卡视频| 99www免费人成精品| 夜夜嗨av一区二区三区网页| 色综合色综合色综合| 国产二区国产一区在线观看| 欧美韩国日本不卡| 亚洲三区四区| 成人精品高清在线| 中文字幕人成不卡一区| 在线成人性视频| av亚洲精华国产精华精| 亚洲乱码国产乱码精品精小说| 在线观看亚洲a| 91蝌蚪porny九色| 一区二区成人在线观看| 91.麻豆视频| 国产麻豆乱码精品一区二区三区| 日韩综合在线视频| 精品日韩在线观看| 日韩精品久久久| 成人免费视频一区| 一区二区视频免费在线观看| 欧美另类videos死尸| 国产日韩亚洲精品| 久久狠狠亚洲综合| 欧美高清在线视频| 在线视频综合导航| 国产精品国模大尺度私拍| 五月婷婷综合激情| 久久久久久久久久久久久久久99| 日韩免费电影一区二区| 成人免费毛片嘿嘿连载视频| 亚洲天堂成人在线观看| 欧美一三区三区四区免费在线看| 蜜桃视频在线观看91| 国产精品18久久久久久久久久久久| 日韩理论片中文av| 欧美成人欧美edvon| 中文字幕一区综合| 国产精品一区二区av| 国产在线播精品第三| 亚洲激情图片小说视频| 日韩欧美123| 综合操久久久| 久久婷婷开心| 99久久精品情趣| 紧缚奴在线一区二区三区| 国产精品二三区| 日韩视频123| 综合操久久久| 欧美日韩国产综合在线| 5566中文字幕一区二区| 国产在线视频一区二区三区| 一区二区欧美视频| 中文字幕av一区二区三区| 制服.丝袜.亚洲.中文.综合| 亚洲欧美精品| 九九99久久| av一本久道久久波多野结衣| 国产寡妇亲子伦一区二区| 婷婷夜色潮精品综合在线| 一区在线观看免费| 国产亚洲午夜高清国产拍精品| 欧美福利一区二区| 色94色欧美sute亚洲13| 亚洲成人一区二区三区| 精品日产一区2区三区黄免费| 成人免费看黄yyy456| 极品少妇一区二区三区精品视频| 亚洲五月六月丁香激情| 亚洲欧美在线高清| 国产亚洲一区二区在线观看| 欧美videos中文字幕| 欧美精品自拍偷拍| 欧美婷婷六月丁香综合色| 一区二区三区四区欧美| 日韩av不卡播放|